Q1a) What are the uses of Registers in a CPU? List typical Registers in a

CPU. Write a short note on Flag register

→ Uses of Registers: Registers quickly store and transfer data and instructions for immediate CPU use during processing.¹

**Typical Registers:** Accumulator, Program Counter, Instruction Register, Memory Address Register, Data Registers, General-Purpose Registers, Flag Register.<sup>2</sup>

**Flag Register:** The flag register (or status register) is a special register that contains status bits reflecting the outcome of the latest arithmetic or logical operation, used to control subsequent instructions.<sup>3</sup>

qExplain following terms in brief i) ALU Signals ii) ALU Functions

iii) ALU Types

- →i) ALU Signals: These are the electrical input and output connections of the ALU that carry digital signals between the ALU and external circuitry. Input signals include operands and control signals (opcode), while output signals include the result and status flags (carry, zero, overflow, etc.).
- **ii) ALU Functions:** The ALU performs arithmetic operations (addition, subtraction, multiplication, division), logical operations (AND, OR, NOT, XOR), and bitwise operations (shifts, rotates) on binary data. These functions are crucial for executing instructions within the CPU.
- **iii) ALU Types:** ALUs can be categorized based on the number of bits they process (e.g., 8-bit, 32-bit, 64-bit), the types of operations they support (integer, floating-point), and their architecture (e.g., accumulator-based, register-based). Some CPUs have separate Arithmetic Units (AU) and Logic Units (LU), or specialized ALUs for different types of operations.

Q What are interrupts? Explain with diagram what steps are carried out when they are present

# → What are interrupts?

Interrupts are signals generated by hardware or software to the CPU, indicating that an event requiring immediate attention has occurred, thus temporarily suspending the current program execution.<sup>1</sup>

Steps carried out when interrupts are present (with a conceptual diagram):



```
| (e.g., keyboard)| | (if multiple devices)| | (executing a program) |
   | Interrupt Request Signal
+-----+ +-----+
| CPU acknowledges | <---- | Interrupt Controller | <---- | Saves current program |
| the interrupt | |(passes interrupt type) | | state (registers, PC) |
| CPU fetches the |---->| Interrupt Vector Table |
| interrupt vector | |(address of ISR) |
+----+
| CPU jumps to the |
| Interrupt Service |
| Routine (ISR) address |
| ISR is executed |
| (handles the event) |
+----+
```

| V                   |  |
|---------------------|--|
| ++                  |  |
| CPU restores the    |  |
| saved program state |  |
| ++                  |  |
| 1                   |  |
| V                   |  |
| ++                  |  |
| CPU resumes the     |  |
| interrupted program |  |
| ++                  |  |

# **Explanation of the steps:**

- 1. Interrupt Request: A peripheral device or software generates an interrupt signal.
- 2. **Interrupt Controller (Optional):** If multiple devices can interrupt, an interrupt controller prioritizes and forwards the interrupt to the CPU.
- 3. **CPU Acknowledges:** The CPU detects the interrupt.
- 4. **Save Current State:** The CPU saves the current state of the program being executed (contents of registers, program counter) onto a stack.
- 5. **Fetch Interrupt Vector:** The CPU uses the interrupt type to look up the memory address of the corresponding Interrupt Service Routine (ISR) in the Interrupt Vector Table.
- 6. Jump to ISR: The CPU jumps to the starting address of the ISR.
- 7. **Execute ISR:** The instructions within the ISR are executed to handle the specific event that caused the interrupt.
- 8. **Restore State:** After the ISR completes, the CPU retrieves the saved program state from the stack.
- 9. **Resume Program:** The CPU resumes the execution of the interrupted program from where it left off.

QWrite in brief about the Fetch cycle with operations and microinstructions carried out?

→ Fetch Cycle: This is the initial stage of the instruction cycle where the CPU retrieves an instruction from memory.¹

### **Operations:**

- 1. **Fetch Address:** The address of the next instruction to be executed is obtained from the Program Counter (PC).<sup>2</sup>
- 2. **Memory Read:** The CPU sends the memory address to the memory unit and requests to read the instruction stored at that location.<sup>3</sup>
- 3. **Transfer Instruction:** The memory unit retrieves the instruction and sends it to the CPU.
- 4. **Increment PC:** The Program Counter is incremented to point to the address of the next instruction in sequence.<sup>4</sup>

#### Microinstructions (example):

These are low-level instructions that the control unit executes to implement the fetch cycle. The specific microinstructions vary depending on the CPU architecture.

- 1. MAR ← PC (Transfer the content of the PC to the Memory Address Register)<sup>5</sup>
- 2. Memory Read (Activate the memory read control signal)
- 3. MBR ← Memory (Transfer the data from memory to the Memory Buffer Register)
- 4. IR ← MBR (Transfer the instruction from the MBR to the Instruction Register)<sup>6</sup>
- 5. PC ← PC + 1 (Increment the Program Counter)<sup>7</sup>

QExplain and Design basic structure of Von Neumann architecture. Write the difference between Harvard and Von Neumann



## **Basic Structure of Von Neumann Architecture**

The Von Neumann architecture is characterized by a single address space for both instructions and data. This means that the CPU<sup>2</sup> accesses memory through a single set of address and data buses for both fetching instructions and transferring data.

#### **Basic Components:**

- 1. Central Processing Unit (CPU):
  - o Arithmetic Logic Unit (ALU): Performs arithmetic and logical operations.4

- Control Unit (CU): Fetches instructions from memory, decodes them,
   and generates control signals to coordinate the other components.<sup>5</sup>
- Registers: Small, high-speed storage locations within the CPU used to hold temporary data and instructions.<sup>6</sup>
- 2. **Memory Unit:** Stores both instructions and data in a single addressable space.<sup>7</sup>
- 3. Input/Output (I/O) Unit: Allows the computer to interact with the external world.<sup>8</sup>
- 4. **System Bus:** A set of electrical conductors that connects the CPU, memory, and I/O units.<sup>9</sup> It consists of:
  - o Address Bus: Carries memory addresses from the CPU to memory. 10
  - o **Data Bus:** Carries data between the CPU, memory, and I/O units.<sup>11</sup>
  - Control Bus: Carries control signals from the CPU to other components and status signals back to the CPU.<sup>12</sup>

## **Conceptual Diagram:**



Difference between Harvard and Von Neumann Architecture

| Feature             | Von Neumann Architecture                                                                          | Harvard Architecture                                                    |
|---------------------|---------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|
| Memory<br>Spaces    | Single address space for both data and instructions                                               | Separate address spaces for data and instructions                       |
| Buses               | Single set of address and data buses shared for both                                              | Separate sets of address and data buses for each                        |
| Access              | Instructions and data fetched sequentially over the same bus                                      | Instructions and data can be fetched simultaneously over separate buses |
| Complexity          | Simpler design and control logic                                                                  | More complex design and control logic                                   |
| Cost                | Generally less expensive                                                                          | Generally more expensive                                                |
| Performance         | Can experience the "Von<br>Neumann bottleneck" (CPU<br>waiting for either instruction<br>or data) | Higher performance due to parallel access                               |
| Instruction<br>Size | Variable instruction sizes are common                                                             | Often uses fixed instruction sizes                                      |
| Applications        | Most general-purpose computers (PCs, laptops)                                                     | Microcontrollers, Digital<br>Signal Processors (DSPs)                   |

QWrite a short note on following - Address Bus, Data Bus, Control Bus

→Address Bus: Carries memory addresses from the CPU to memory (and I/O), determining which memory location the CPU wants to access.¹

**Data Bus:** Bidirectionally transfers actual data and instructions between the CPU, memory, and I/O devices.<sup>2</sup>

**Control Bus:** Transmits control signals from the CPU to manage and coordinate the activities of memory and I/O, and receives status signals back.<sup>3</sup>

QDraw and explain Single bus organization of CPU? State functions of CPU?

#### → Single Bus Organization of CPU

#### Diagram:

```
+----+ +----+ +----+

| CPU | <----> | Memory | <----> | I/O |

| (Regs,| | Unit | | Unit |

| ALU, | +-----+ +-----+

| Ctrl) | ^|^

+----+ | | |

| +----+ | | |

| +----+ | | |

| Control) |

+-----+
```

#### **Explanation:**

In a single bus organization, all the components of the CPU (registers, ALU, control unit), the main memory, and the input/output (I/O) units are connected to a **single shared bus**. This bus comprises the address lines, data lines, and control lines.<sup>1</sup>

- To access memory or an I/O device, the CPU first places the address on the address lines.<sup>2</sup>
- Then, control signals are asserted on the control lines to indicate the type of operation (read or write) and the direction of data transfer.<sup>3</sup>
- Finally, data is transferred between the CPU and the selected component over the shared data lines.

#### **Limitations:**

This organization is simple and cost-effective but suffers from a major bottleneck. Only one data transfer can occur at any given time. For instance, while the CPU is fetching an

instruction from memory, no data transfer can occur between the CPU and an I/O device, or between the CPU and another memory location. This sequential access limits the overall speed and performance of the system.

#### **Functions of CPU**

The Central Processing Unit (CPU) is the brain of the computer, and its primary functions include:

- 1. Instruction Fetch: Retrieving instructions from the main memory.4
- 2. **Instruction Decode:** Interpreting the fetched instruction to determine the operation to be performed.
- 3. **Execution:** Performing the specified operation using the ALU (for arithmetic and logical operations), registers (for data storage), and control signals.
- 4. **Memory Access:** Reading data from or writing data to the main memory as required by the instruction.
- 5. **I/O Control:** Coordinating the transfer of data between the CPU and peripheral devices through the I/O unit.
- 6. **Program Control:** Managing the sequence of instruction execution, including branching, looping, and handling interrupts.

QWrite a note on multiple bus hierarchies?

### → Multiple Bus Hierarchies (Notes)

- Use multiple interconnected buses with varying speeds.
- Include local bus (CPU-cache/memory), system bus (CPU-memory-high-speed I/O), and expansion bus (slower I/O).
- Enable concurrent data transfers, reducing bottlenecks.
- Increase overall system throughput and performance.
- Optimize bus speeds for connected device requirements.
- Improve system scalability for adding components.
- Facilitate parallel data flow for faster processing.

QExplain how system bus organization is used for communication between the major components of a computer with neat diagram?

# → System Bus Organization for Communication

The **system bus** is a crucial set of electrical pathways that facilitates communication between the CPU, main memory, and I/O (Input/Output) devices in a computer. It acts as a shared highway for transferring data, addresses, and control signals.

#### **Neat Diagram:**



#### **Explanation of Communication:**

The system bus is logically divided into three main sets of lines, each serving a specific purpose in the communication process:

#### 1. Address Bus:

- Function: Carries the memory addresses from the CPU to the main memory (or I/O devices). It specifies the exact location in memory that the CPU wants to access (read from or write to).
- o **Direction:** Unidirectional, originating from the CPU.
- o **Communication:** When the CPU needs to access a specific memory location, it places the address of that location onto the address bus. The memory unit then uses this address to identify the target memory cell.

#### 2. Data Bus:

- Function: Transports the actual data being transferred between the CPU, memory, and I/O devices. This includes instructions being fetched from memory, data being read from memory into the CPU, and data being written from the CPU to memory or I/O devices.
- o **Direction:** Bidirectional, allowing data to flow in both directions.
- Communication: For a read operation, the memory (or I/O device)
  places the requested data onto the data bus, and the CPU reads it. For a
  write operation, the CPU places the data to be written onto the data bus,
  and the memory (or I/O device) reads it and stores it at the address
  specified on the address bus.

#### 3. Control Bus:

- Function: Carries control signals that coordinate the activities of all the connected components. These signals manage the timing of data transfers, indicate the type of operation being performed (read or write), and handle interrupts or acknowledgements.
- Direction: Can be unidirectional or bidirectional, depending on the specific control signal.
- Communication: The CPU generates control signals like "Memory Read,"
   "Memory Write," "I/O Read," and "I/O Write" to instruct the other components. Memory and I/O devices can also send control signals back to the CPU, such as acknowledgements or interrupt requests.

In summary, the system bus acts as the central nervous system of the computer, enabling the CPU to communicate with memory to fetch instructions and data, and with I/O devices to interact with the external world. The address bus selects the destination, the data bus carries the information, and the control bus manages and synchronizes the entire communication process.

QWhich are the types of ALU? Explain the operations of ALU by using various control signal?

#### → Types of ALU (Notes)

- **Arithmetic Unit (AU):** Performs arithmetic operations (+, -, \*, /).
- Logic Unit (LU): Performs logical operations (AND, OR, NOT, XOR).<sup>1</sup>
- Bit-Slice ALU: Composed of smaller ALUs for scalable word sizes.<sup>2</sup>
- Floating-Point ALU (FPU): Handles operations on floating-point numbers.3

#### **ALU Operations and Control Signals (Notes)**

- ALU performs arithmetic, logical, and bitwise operations.<sup>4</sup>
- Control signals (Opcode): Select the specific operation for the ALU to execute.
- Example Operations & Control Signals:
  - o Addition: Control signal might activate adder circuits.
  - Subtraction: Control signal might activate subtractor or adder with complement logic.
  - AND: Control signal enables AND gates within the ALU.
  - o **OR:** Control signal enables OR gates within the ALU.
  - Shift Left/Right: Control signals activate shifting circuits by a specified number of bits.<sup>5</sup>
- ALU also produces status signals (flags) like Carry, Zero, Overflow, Negative, which can influence subsequent operations based on control logic.<sup>6</sup>

QExplain the Control unit Implementation using Micro-programmed Implementation?

## → Control Unit Implementation using Micro-programmed Implementation (Notes)

- Control signals are generated by executing microinstructions stored in control memory.
- A microprogram is a sequence of microinstructions that implements a machine instruction.
- Control Memory (ROM/RAM): Stores the microprograms for the CPU's instruction set.
- Microinstruction Register (MIR): Holds the currently executing microinstruction.
- Control Address Register (CAR): Stores the address of the next microinstruction to be fetched.
- Microprogram Sequencer: Determines the next microinstruction address based on the current microinstruction and status flags (supports incrementing, branching, mapping opcodes).
- **Process:** When a machine instruction is fetched, its opcode is mapped to the starting address of its microprogram in control memory. The control unit then fetches and executes microinstructions sequentially to generate the necessary control signals for each step of the machine instruction's execution.

#### UNIT 5

QWhat is mean by Machine Instruction? Explain basic format of Machine instruction? What are the basic types of machine

### → Machine Instruction (Notes)

- A machine instruction is a basic command that a CPU can directly understand and execute.
- It's represented in binary code and tells the CPU to perform a specific operation.

## **Basic Format of Machine Instruction (Notes)**

A typical machine instruction format includes:

- Opcode (Operation Code): Specifies the operation to be performed (e.g., ADD, SUB, LOAD).
- Operand(s): Specifies the data or memory locations involved in the operation.
   Can include:
  - Source Operand(s): Input data for the operation.
  - o **Destination Operand:** Location where the result will be stored.
- Addressing Mode (Optional): Specifies how the operands are to be interpreted or located (e.g., immediate, direct, indirect).

#### **Basic Types of Machine Instructions (Notes)**

- **Data Transfer Instructions:** Move data between registers, memory, and I/O (e.g., LOAD, STORE, MOVE).
- Arithmetic Instructions: Perform arithmetic operations (e.g., ADD, SUB, MUL, DIV).
- Logical Instructions: Perform logical operations (e.g., AND, OR, NOT, XOR).
- **Control Flow Instructions:** Alter the sequence of program execution (e.g., JUMP, BRANCH, CALL, RETURN).
- Input/Output Instructions: Control the transfer of data between the CPU and peripheral devices (e.g., IN, OUT).

QWhat is meant by Multicore architecture? List the typical features of multicore intel core i7

#### → Multicore Architecture (Notes)

- A multicore architecture integrates two or more independent CPUs (cores) onto a single chip.<sup>1</sup>
- Each core can execute instructions concurrently, enabling parallel processing.<sup>2</sup>
- Improves performance for multithreaded applications and multitasking.3
- Offers better power efficiency compared to multiple single-core processors.<sup>4</sup>

## Typical Features of Multicore Intel Core i7 (Notes)

- **Multiple Cores:** Typically features 2 to 8 cores (depending on the specific generation and model).
- **Hyper-Threading Technology:** Allows each physical core to handle two threads simultaneously, effectively doubling the number of logical cores. <sup>56</sup>
- Integrated Memory Controller: Memory controller is on the CPU die for faster memory access and higher bandwidth.<sup>7</sup>
- Intel Turbo Boost Technology: Dynamically increases the clock frequency of active cores when thermal and power limits allow, providing performance boosts for demanding tasks.<sup>8</sup>
- Large Cache Memory: Features a multi-level cache system (L1, L2, L3) shared among the cores to reduce memory latency and improve data access speeds.<sup>9</sup>
- Advanced Instruction Sets: Supports instruction set extensions like SSE (Streaming SIMD Extensions) and AVX (Advanced Vector Extensions) for optimized multimedia and scientific computing.<sup>10</sup>
- QuickPath Interconnect (QPI) or other Interconnects: High-speed interconnects for communication between cores and other components (may vary depending on the generation).
- **64-bit Architecture:** Supports 64-bit computing for larger memory addressing and improved performance.<sup>11</sup>
- Virtualization Technology (Intel VT-x): Hardware-assisted virtualization capabilities for running virtual machines efficiently.<sup>12</sup>
- **Power Management Features:** Advanced power-saving technologies to optimize energy consumption.

QWhat is purpose of Interrupt? What are various types of Interrupts?

## → Purpose of Interrupts (Notes)

• Interrupts signal the CPU about events requiring immediate attention.1

- They allow the CPU to handle I/O, errors, or other events without constantly polling devices.<sup>2</sup>
- Improve system responsiveness and efficiency.<sup>3</sup>

# Types of Interrupts (Notes)

- Hardware Interrupts: Generated by hardware devices (e.g., keyboard, disk drive).<sup>4</sup>
- Software Interrupts (Exceptions): Triggered by software (e.g., division by zero, invalid memory access).<sup>5</sup>
- Maskable Interrupts: Can be ignored or disabled by the CPU.6
- **Non-Maskable Interrupts (NMI):** High-priority interrupts that cannot be ignored (e.g., power failure).<sup>7</sup>
- Internal (Processor-Generated) Interrupts: Arise from conditions detected within the processor itself.8
- External Interrupts: Originate from outside the processor, from I/O modules, memory, or other hardware.9
- **Vectored Interrupts:** The interrupting device provides an interrupt vector, which identifies the appropriate interrupt handler routine.<sup>10</sup>
- Polling: The processor checks each device in turn to see if it needs servicing.
- **Priority Interrupts:** Interrupts are assigned priorities, allowing higher-priority interrupts to preempt lower-priority ones.<sup>11</sup>
- Real-time Interrupts: Used in real-time systems where timely response to events is critical.<sup>12</sup>
- I/O Interrupts: Signal the completion or request for I/O operations.
- **Timer Interrupts**: Generated by a timer, used for timekeeping or scheduling tasks.<sup>13</sup>
- Faults: Errors or exceptional conditions detected by the processor during instruction execution.<sup>14</sup>
- Traps: Intentional interrupts, often used for debugging or system calls.
- **Aborts**: Severe errors from which recovery is typically not possible, often leading to system termination.

#### QExplain interrupt handling.

#### → Interrupt Handling (Notes)

- 1. Interrupt Request: A device/software sends an interrupt signal to the CPU.
- 2. **CPU Acknowledges:** The CPU detects the interrupt.
- 3. Save State: CPU saves the current program's state (registers, PC) on the stack.
- 4. **Identify Interrupt:** CPU determines the source and type of interrupt (often using an interrupt vector).
- 5. **Interrupt Service Routine (ISR):** CPU jumps to the memory address of the corresponding ISR.
- 6. **Execute ISR:** The ISR handles the interrupting event.
- 7. **Restore State:** After ISR, the CPU retrieves the saved state from the stack.
- 8. **Resume Execution:** The interrupted program continues from where it left off.

QGive the Taxonomy of Parallel Processor Architectures, with one line explanation of each type.

#### → Taxonomy of Parallel Processor Architectures (Notes)

- Flynn's Taxonomy: Classifies based on instruction and data streams.
  - SISD (Single Instruction, Single Data): Traditional sequential processing.
  - SIMD (Single Instruction, Multiple Data): One instruction operates on multiple data elements in parallel (e.g., vector processors).
  - MISD (Multiple Instruction, Single Data): Multiple instructions operate on the same data stream (less common).
  - MIMD (Multiple Instruction, Multiple Data): Multiple independent processors execute different instructions on different data.
- Memory Organization Based: Focuses on how memory is shared or distributed.
  - Shared Memory Multiprocessors (SMP): Multiple processors share a common address space.
  - Distributed Memory Multiprocessors (DMP): Each processor has its own local memory, and communication occurs via message passing.
- Interconnection Network Based: Describes how processors are connected.
  - Static Interconnection Networks: Fixed connections between processors (e.g., mesh, hypercube).

- Dynamic Interconnection Networks: Communication paths can be configured dynamically (e.g., crossbar, multistage interconnection networks).
- Granularity Based: Categorizes based on the size of the parallel tasks.
  - o **Fine-Grained Parallelism:** Small tasks, high communication overhead.
  - Medium-Grained Parallelism: Moderately sized tasks, balanced communication.
  - o Coarse-Grained Parallelism: Large tasks, low communication overhead.

QWhat are key characteristics of RISC & CISC. Compare RISC and CISC.

## → Key Characteristics of RISC (Notes)

- Reduced Instruction Set: Small number of simple instructions.<sup>1</sup>
- Fixed Instruction Length: All instructions have the same size.<sup>2</sup>
- Load/Store Architecture: Only load and store instructions access memory; others operate on registers.<sup>3</sup>
- More General-Purpose Registers: Larger number of registers available.
- Simple Addressing Modes: Fewer and simpler ways to access memory.4
- Single Clock Cycle Execution: Most instructions execute in one clock cycle.
- Hardwired Control Unit: Control logic implemented directly in hardware.
- **Emphasis on Software:** Compiler does more work to break down complex operations.<sup>6</sup>
- Pipelining Efficiency: Well-suited for instruction pipelining.<sup>7</sup>

#### **Key Characteristics of CISC (Notes)**

- Complex Instruction Set: Large number of instructions, many are complex.<sup>8</sup>
- Variable Instruction Length: Instructions can have different sizes.<sup>9</sup>
- Memory-to-Memory Architecture: Instructions can directly operate on memory.
- Fewer General-Purpose Registers: Smaller number of registers.
- Complex Addressing Modes: Many different ways to access memory.
- Multiple Clock Cycle Execution: Instructions can take several clock cycles.
- Microprogrammed Control Unit: Control logic implemented using microcode. 11

- **Emphasis on Hardware:** Hardware provides complex instructions, simplifying the compiler.<sup>12</sup>
- **Difficult Pipelining:** Complex instructions make pipelining harder to implement efficiently.

# Comparison of RISC and CISC (Notes)

| Feature              | RISC                                   | CISC                                   |
|----------------------|----------------------------------------|----------------------------------------|
| Instruction Set      | Small, simple                          | Large, complex                         |
| Instruction Size     | Fixed                                  | Variable                               |
| Memory Access        | Load/Store only                        | Direct memory operations               |
| Registers            | Many                                   | Few                                    |
| Addressing<br>Modes  | Simple                                 | Complex                                |
| Execution Speed      | Generally faster per instruction       | Generally slower per instruction       |
| Cycles per Instr.    | Mostly 1                               | Multiple                               |
| Control Unit         | Hardwired                              | Microprogrammed                        |
| Compiler Effort      | More complex                           | Simpler                                |
| Code Size            | Larger for complex tasks               | Smaller for complex tasks              |
| Pipelining           | Easier to implement and more efficient | Harder to implement and less efficient |
| Power<br>Consumption | Generally lower                        | Generally higher                       |

| Examples | ARM, MIPS, RISC-V | Intel x86 (initially), Motorola<br>68k |
|----------|-------------------|----------------------------------------|
|          |                   |                                        |

In essence, RISC aims for simplicity and speed through streamlined instructions, relying on software for complex operations. <sup>13</sup> CISC aims to simplify programming by providing complex hardware instructions, often at the cost of execution speed and hardware complexity. Modern processors often incorporate features from both architectures.

QWhat is mean by Instruction format? Explain 0-1-2-3 address formats with suitable example?

#### → Instruction Format (Notes)

• The structure of a machine instruction, defining the arrangement and size of its components (opcode, operands, addressing modes).

#### 0-Address Format (Notes)

- Implied Operands: Operations implicitly use operands from a stack.
- Opcode only: Instruction only specifies the operation.
- Example (Stack-based):
- PUSH A; Push value of A onto the stack
- PUSH B; Push value of B onto the stack
- ADD ; Pop top two operands, add them, push result
- POP C ; Pop result from stack and store in C

#### 1-Address Format (Notes)

- Accumulator Architecture: One operand is implicitly the accumulator register.
- **Opcode + 1 Address:** Instruction specifies the operation and one memory address or register.
- Example (Accumulator-based):
- LOAD A ; Load value from memory location A into accumulator
- ADD B ; Add value from memory location B to the accumulator
- STORE C; Store the value from the accumulator to memory location C

#### 2-Address Format (Notes)

- Opcode + 2 Addresses: Instruction specifies the operation and two operand addresses (often one is source/destination).
- Example:
- ADD A, B; Add value at memory location B to value at A, store result in A
- MOVE C, A; Copy value from memory location A to memory location C

## 3-Address Format (Notes)

- Opcode + 3 Addresses: Instruction specifies the operation and three operand addresses (two sources, one destination).
- Example:
- ADD C, A, B; Add value at memory location A to value at B, store result in C
- MUL D, E, F; Multiply value at E by value at F, store result in D

QDraw and explain Cluster and Cluster Architectures

# → Cluster (Notes)

- A group of interconnected computers (nodes) working together as a single unified computing resource.<sup>1</sup>
- Provides high performance, high availability, and scalability.<sup>2</sup>
- Nodes typically are commodity hardware connected by a high-speed network.<sup>3</sup>
- Managed by cluster management software to coordinate tasks and resources.<sup>4</sup>

#### **Cluster Architectures (Notes)**

Here are a few common cluster architectures:

## 1. Shared-Nothing Cluster:

Diagram:

```
+----+ +----+ +----+

| Node 1|-----| Network |-----| Node N|

|(CPU, Mem,| | | |(CPU, Mem,|

| Local Disk)| | | | Local Disk)|
```

• **Explanation:** Each node has its own independent memory, disk storage, and operating system. Nodes communicate and share data via the network. This

architecture is highly scalable and fault-tolerant.<sup>7</sup> Examples include Beowulf clusters.

#### 2. Shared-Disk Cluster:

• Diagram:

```
+----+ +----+ +----+

| Node 1|-----| Network |--+--| Node N|

|(CPU, Mem)| | | | (CPU, Mem)|

+-----+ +-----+

| |

+-----+
| Shared |

| Disk |

+-----+
```

• Explanation: Multiple nodes share access to a common storage subsystem (e.g., a Storage Area Network - SAN).8 Each node still has its own memory and CPU. This architecture improves data sharing and can simplify failover as nodes can access the same data. Often used for database and file server applications.

# 3. Shared-Memory Cluster (NUMA - Non-Uniform Memory Access):

• Diagram (Simplified):

| Shared  |   |
|---------|---|
| Address | I |
| Space   | I |
|         |   |

Explanation: Multiple nodes (each with its own CPUs and local memory) are
interconnected in a way that creates a single global address space. However,
access time to a node's local memory is faster than accessing memory in
another node. This architecture aims to combine the scalability of distributed
memory with the programming ease of shared memory.

## 4. Hybrid Clusters:

 Combine features of different architectures. For example, a cluster might have some nodes in a shared-disk configuration and others in a shared-nothing configuration, tailored to specific application needs.

## **Key Considerations for Cluster Architectures:**

- **Interconnect:** The speed and reliability of the network connecting the nodes are critical for performance.<sup>9</sup>
- Scalability: The ability to add more nodes easily to increase computing power.
- **Fault Tolerance:** The system's ability to continue operating even if some nodes fail.
- **Load Balancing:** Distributing workloads evenly across the nodes to maximize resource utilization.
- **Software:** Specialized cluster management software, parallel programming tools, and distributed file systems are essential.

QExplain symmetric multiprocessors(SMP) organization with features.

#### → Symmetric Multiprocessors (SMP) Organization (Notes)

- Multiple Identical Processors: Contains two or more CPUs of the same type.<sup>1</sup>
- Shared Memory: All processors access a common main memory.<sup>2</sup>
- Shared Bus/Interconnect: Processors are connected to memory and I/O via a shared bus or a more advanced interconnect (like a crossbar).<sup>3</sup>
- Single Operating System: A single OS instance manages all processors and resources.<sup>4</sup>

 Uniform Access: Ideally, all processors have equal access time to all memory locations (UMA - Uniform Memory Access), although cache coherence mechanisms are crucial.<sup>5</sup>

## Features of SMP (Notes)

- **Enhanced Performance:** Parallel processing of multiple tasks or threads leads to significant speedup.
- Improved Throughput: More work can be completed in a given time.<sup>6</sup>
- Automatic Load Balancing: The OS can dynamically distribute tasks among available processors.<sup>7</sup>
- Fault Tolerance: If one processor fails, the system can continue to operate (though with reduced performance).8
- **Scalability (Limited):** Adding more processors can increase performance up to a certain point, limited by bus contention and memory bandwidth.
- **Complex OS Design:** Managing shared resources (memory, I/O, etc.) and ensuring cache coherence requires a sophisticated operating system.
- Cache Coherency Challenges: Maintaining consistent data across multiple processor caches accessing the same memory locations is a critical design issue.
- Lower Cost (Compared to Distributed Memory): Generally easier to program and manage than distributed memory systems for smaller numbers of processors.<sup>9</sup>

QDefine and explain with suitable diagram and example Instruction Pipelining Architecture of processor.

→Okay, here are the notes on Instruction Pipelining Architecture:

#### **Instruction Pipelining Architecture (Notes)**

- **Definition:** Overlapping execution of multiple instructions in different stages.
- Goal: Increase instruction throughput (instructions completed per unit time).
- Analogy: Assembly line for instructions.
- **Basic Idea:** Divide instruction execution into independent stages. Next instruction starts before the previous one finishes all stages.

#### **Typical 5-Stage RISC Pipeline:**

1. **IF (Instruction Fetch):** Get instruction from memory, increment PC.

- 2. **ID** (Instruction Decode): Decode instruction, read operands from registers.
- 3. **EX (Execute):** Perform ALU operation or calculate memory address.
- 4. **MEM (Memory Access):** Load/store data to/from memory (NOP for others).
- 5. **WB (Write Back):** Write result to a register.

## Pipelined Execution Flow (Example):

Clock: 1 2 3 4 5 6 7

Instr 1: IF ID EX MEM WB

Instr 2: IF ID EX MEM WB

Instr 3: IF ID EX MEM WB

Instr 4: IF ID EX MEM WB

• **Ideal Throughput:** One instruction completion per clock cycle (IPC = 1) after pipeline is full.

# Hazards (Pipeline Stalls):

- Structural: Multiple instructions need the same hardware at the same time.
- **Data:** Instruction depends on the result of a previous instruction still in the pipeline.
- Control (Branch): Next instruction fetch depends on the outcome of a branch.

#### **Hazard Handling Techniques:**

- Forwarding (Bypassing): Provide results directly to dependent instructions.
- Stalling (Bubbles): Insert idle cycles in the pipeline.
- **Branch Prediction:** Guess the outcome of a branch to fetch instructions speculatively.
- Out-of-Order Execution: Execute instructions in a different order than they appear in the program to avoid stalls.

## **Conclusion:**

- Pipelining is a key technique for improving processor performance.
- Overlaps instruction execution to increase throughput.
- Hazards can reduce efficiency; various techniques mitigate their impact.

QDescribe cluster computer architecture with neat diagram

## → Cluster Computer Architecture (Notes)

- A **cluster** is a group of interconnected computers (nodes) working together as a single, unified computing resource to achieve high performance, high availability, or load balancing.
- Nodes are typically commodity hardware connected via a high-speed network.
- Managed by cluster middleware and software to coordinate resources and tasks.

## **Neat Diagram (Generic Cluster):**



#### **Explanation:**

- **Nodes:** Individual computers (servers) within the cluster. Each node typically has its own CPU(s), memory, operating system, and applications.
- Network: A high-speed interconnect (e.g., Ethernet, InfiniBand) that allows nodes to communicate and share data. The performance of this network is crucial for cluster efficiency.

Management Node/Middleware: A dedicated node or distributed software that
manages the cluster resources, schedules jobs, monitors node health, and
provides a single system image to users. It presents the cluster as one cohesive
computing unit.

#### **Common Cluster Architectures (Briefly):**

- **Shared-Nothing:** Each node has its own independent resources (memory, disk). Communication is via the network. Highly scalable.
- **Shared-Disk:** Multiple nodes share access to a common storage subsystem. Improves data sharing and failover.
- Shared-Memory (NUMA): Nodes with local memory are interconnected to create a single address space, but access times vary.

#### **Key Characteristics:**

- Scalability: Ability to add or remove nodes to adjust computing power.
- **High Availability:** Redundancy through multiple nodes allows the cluster to continue operating if some nodes fail.
- **High Performance:** Parallel processing across multiple nodes enables faster execution of complex tasks.
- **Cost-Effectiveness:** Often built using commodity hardware, offering a better price-to-performance ratio than specialized supercomputers.

QExplain interrupt handling process using IVT and ISR

#### → Interrupt Handling with IVT and ISR (Notes)

The interrupt handling process relies on the **Interrupt Vector Table (IVT)** and **Interrupt Service Routines (ISRs)** to manage and respond to interrupts efficiently.

- 1. **Interrupt Occurs:** A hardware or software event triggers an interrupt signal to the CPU.
- 2. **Identify Interrupt Type:** The CPU identifies the type of interrupt using an **interrupt vector**, which is a unique number associated with the source of the interrupt.
- 3. **Interrupt Vector Table (IVT) Lookup:** The interrupt vector is used as an index into the **IVT**. The IVT is a table in memory that stores the starting addresses (pointers) of the corresponding **Interrupt Service Routines (ISRs)**.

- 4. **Fetch ISR Address:** The CPU uses the interrupt vector to locate the correct entry in the IVT and retrieves the memory address of the ISR designed to handle that specific interrupt.
- 5. **Jump to ISR:** The CPU transfers control to the starting address of the fetched ISR. Before jumping, the CPU typically saves the current program's state (registers, program counter) onto the stack.
- 6. **Execute ISR:** The instructions within the **ISR** are executed. The ISR contains the specific code needed to handle the event that caused the interrupt (e.g., reading data from a device, acknowledging an error). **Crucially, the ISR should be short and efficient.**
- 7. **Clear Interrupt:** The ISR usually clears the interrupt flag in the interrupting device or system to prevent the interrupt from being triggered again immediately.
- 8. **Return from Interrupt:** Once the ISR has completed its task, it executes a special "return from interrupt" instruction. This instruction causes the CPU to restore the saved program state from the stack (registers, program counter).
- 9. **Resume Program:** The CPU resumes the execution of the interrupted program from the point where it was interrupted.

In essence, the IVT acts as a dispatch table, mapping interrupt vectors to the appropriate ISR addresses, allowing the CPU to quickly and efficiently respond to various interrupt events by executing the specific handler routine.

#### **UNIT 6**

Question 7 (From May/June 2024 Paper)

a) Along with a suitable diagram, explain the direct cache mapping technique. [6]

# Answer:

## **Direct Cache Mapping**

Direct cache mapping is the simplest cache mapping technique. In this technique, each memory block has only one specific cache line that it can be stored in. The mapping is done by using the modulo operator.

Diagram:

<!-- end list -->

| Memory  | Cache    |
|---------|----------|
|         |          |
| ++      | ++       |
| Block 0 | Line 0   |
| ++      | ++       |
| Block 1 | Line 1   |
| ++      | ++       |
| Block 2 | Line 2   |
| ++      | ++       |
| Block 3 | Line 3   |
| ++      | ++       |
| Block 4 |          |
| ++      | ++       |
| Block 5 | Line N-1 |
| ++      | ++       |
|         |          |
| ++      |          |

Mapping: Cache Line # = Memory Block # mod Number of Cache Lines

# • Explanation:

- The cache is organized into a number of lines or slots.
- The main memory is divided into blocks of the same size as the cache line.
- When the CPU needs to access a specific memory block, the cache controller checks if the block is already present in the cache.
- In direct mapping, the location of a memory block in the cache is determined by a simple formula: Cache Line Number = (Memory Block Address) modulo (Number of Cache Lines).

- This formula means that each memory block is mapped to a specific cache line. For example, if we have 8 cache lines, memory block 0 will map to cache line 0, memory block 1 to cache line 1, memory block 8 to cache line 0, memory block 9 to cache line 1, and so on.
- o When the CPU generates a memory address, it is divided into three parts:
  - Tag: Used to identify the specific memory block.
  - Line Number (or Index): Specifies the cache line.
  - Block Offset: Identifies the location of the data within the cache line.
- o Direct mapping is simple and inexpensive to implement.
- However, it can lead to poor performance if the program repeatedly accesses memory blocks that map to the same cache line, resulting in cache thrashing (continuously replacing the same cache line).

# b) What is DMA? Along with a suitable diagram, explain how DMA is used for data transfer. [6]

#### **Answer:**

# **DMA (Direct Memory Access)**

DMA is a technique that allows peripherals to access system memory directly, independent of the CPU. This significantly speeds up data transfers between peripherals and memory, as the CPU is freed from the task of transferring data byte by byte.

#### Diagram:



| ++         |
|------------|
| Peripheral |
| ++         |

#### Explanation:

- When a peripheral needs to transfer a block of data to or from memory, it requests a DMA transfer from the DMA controller.
- The DMA controller then takes control of the system bus (address, data, and control buses) from the CPU.
- The CPU initializes the DMA transfer by providing the following information to the DMA controller:
  - Memory address of the data block.
  - Address of the peripheral device.
  - Number of bytes to be transferred.
  - Direction of data transfer (read or write).
- The DMA controller transfers data directly between the peripheral and memory, without involving the CPU.
- The DMA controller increments the memory address and decrements the byte count after each transfer until the entire block is transferred.
- Once the transfer is complete, the DMA controller signals the CPU by raising an interrupt.
- DMA is essential for high-speed data transfer devices like disk controllers, network interfaces, and graphics controllers.
- DMA increases system efficiency by allowing the CPU to perform other tasks while data transfers occur in the background.

# c) Explain the memory read cycle with a timing diagram. [6]

#### **Answer:**

The memory read cycle is a fundamental operation in a computer system where the CPU retrieves data from a specific memory location. Here's a breakdown of the process and a timing diagram to illustrate it:

## 1. Memory Read Cycle Steps:

- 1. **Address Placement:** The CPU places the address of the desired memory location onto the address bus.
- 2. **Read Enable:** The CPU activates the read control signal (often denoted as READ or overlineRD) to inform the memory that a read operation is requested.
- 3. **Memory Access Time:** The memory unit takes a certain amount of time (memory access time) to locate and retrieve the data from the specified address.
- 4. **Data Placement:** The memory places the retrieved data onto the data bus.
- 5. Data Retrieval: The CPU reads the data from the data bus.
- 6. **Read Disable:** The CPU deactivates the read control signal.
- 7. Address Removal: The CPU removes the address from the address bus.

# 2. Timing Diagram:

| Address Bus | Address                      |  |
|-------------|------------------------------|--|
| 1           | Valid Invalid                |  |
|             | .)                           |  |
|             | Active (Low) Inactive (High) |  |
|             | Data                         |  |
|             | Invalid Valid                |  |

#### 3. Explanation of the Timing Diagram:

#### Address Bus:

- $\circ\quad$  Initially, the address bus is in an invalid state.
- o The CPU places the address on the address bus, and it becomes valid.
- The address remains valid for a certain period to allow the memory to access the correct location.

 Finally, the address is removed, and the address bus becomes invalid again.

# • READ (Control Signal):

- The READ control signal is initially inactive (high).
- To initiate the read operation, the CPU activates the READ signal (typically by bringing it low).
- o The READ signal remains active throughout the read operation.
- The READ signal is then deactivated (goes high) to indicate the end of the read cycle.

#### • Data Bus:

- o Initially, the data bus is in an invalid state.
- After the memory access time, the memory places the valid data on the data bus.
- o The CPU reads the data from the data bus while it is valid.
- o Finally, the data becomes invalid after the read operation is complete.

This timing diagram visually represents the sequence of events and the timing relationships between the address, control, and data signals during a memory read operation.

#### Q8) a) Compare: SRAM and DRAM. [6]

#### Answer:

#### SRAM (Static Random Access Memory)

- Stores data using flip-flops (typically, transistor-based latches).
- o Flip-flops retain their state as long as power is applied; hence "static."
- Faster access times: Because no refresh is needed, SRAM is significantly faster than DRAM.
- Lower access latency.
- More expensive per bit: Flip-flops require several transistors (4-6) per bit, increasing cost.
- Lower density: More transistors per bit result in less storage capacity for the same physical area.
- Less power consumption in idle mode: No refresh cycles consume power.

Used for cache memory where speed is critical.

## DRAM (Dynamic Random Access Memory)

- Stores data as a charge on a capacitor.
- Capacitors leak charge, so data must be refreshed periodically; hence
   "dynamic."
- Slower access times: Refresh operations add overhead, making DRAM slower.
- Higher access latency.
- Less expensive per bit: Capacitors are small and simple to manufacture, reducing cost.
- Higher density: Simpler storage mechanism allows for more storage capacity in the same area.
- Higher power consumption during refresh cycles: Refreshing consumes power.
- Used for main memory where cost-effectiveness and capacity are important.

#### b) Explain Cache Coherence. [6]

#### Answer:

#### Cache Coherence Problem:

- o In multiprocessor systems, each processor may have its own cache.
- o Multiple copies of the same data may exist in different caches.
- If one processor modifies its cached copy, other caches and main memory may have stale or inconsistent data.
- This inconsistency leads to the cache coherence problem, where different processors have conflicting views of the data.

#### • Cache Coherence:

- The goal of cache coherence is to maintain data consistency among multiple caches and main memory.
- Ensures that any read of a data item returns the most recently written value.

## • Techniques:

#### Snooping Protocols:

- Caches monitor (snoop) the bus for memory operations.
- Write Invalidate: When a processor writes to a cache line, all other caches invalidate their copies.
- Write Update (Write Broadcast): When a processor writes to a cache line, the new data is broadcast to all other caches.

## o Directory-Based Protocols:

- A directory maintains the status of each cache line (which caches have it, whether it's dirty, etc.).
- The directory controller manages cache coherence by sending invalidation or update messages.

### c) What is the Principle of Locality? Explain two types of Localities. [6]

#### Answer:

#### Principle of Locality:

- The principle of locality states that computer programs tend to access a relatively small portion of the address space at any given time.
- It's a fundamental concept exploited by cache memory to improve performance.

#### Types of Locality:

#### Temporal Locality:

- If a data item is accessed once, it is likely to be accessed again in the near future.
- Examples: Instructions in a loop, frequently used variables, stack data.
- Cache keeps recently used data items, increasing the chance of a cache hit when they are accessed again.

## Spatial Locality:

- If a data item is accessed, data items with nearby addresses are likely to be accessed soon.
- Examples: Elements of an array, consecutive instructions in a program.

 Cache lines store blocks of data, so when one element is accessed, the others are also brought into the cache, anticipating their use.

.

## Q7) a) Write short note on:

#### • i) EPROM

- o EPROM stands for Erasable Programmable Read-Only Memory.
- o It is a type of non-volatile memory that can be programmed and erased.1
- EPROM is programmed by applying a higher voltage than the normal operating voltage.
- EPROM can be erased by exposing it to strong ultraviolet (UV) light for a specific period.
- o The erasure process resets all the memory cells to their initial state.
- EPROM is used in applications where the stored data needs to be updated occasionally but not frequently.

# • ii) EEPROM

- EEPROM stands for Electrically Erasable Programmable Read-Only Memory.
- It is also a type of non-volatile memory that can be programmed and erased electrically.
- EEPROM offers more flexibility than EPROM because it can be erased and reprogrammed in-circuit without removing it from the device.
- The erasure and programming of EEPROM can be done byte by byte or page by page.
- EEPROM is commonly used to store configuration data, firmware, and other data that needs to be updated occasionally in electronic devices.

# b) What is cache coherency problem? Explain four different approaches to prevent the cache coherence problem.

#### What is the Cache Coherency Problem?

 In multiprocessor systems, each processor often has its own local cache memory to speed up data access.

- This leads to the possibility of multiple copies of the same data residing in different caches.
- o If one processor modifies a data item in its cache, the other caches that hold the same data become inconsistent (or "stale").
- The cache coherency problem is the challenge of ensuring that all processors have a consistent view of the data, even when it is cached in multiple locations.

### • Four Different Approaches to Prevent the Cache Coherency Problem:

 The document mentions "four different approaches" but does not elaborate on the specific techniques. However, the most common approaches are:

## 1. Snooping Protocols:

- Caches monitor (or "snoop") the bus transactions of other caches to detect when a shared data item is modified.
- Write Invalidate: When a cache writes to a shared data item, it invalidates any other caches' copies of that item.
- Write Update (or Write Broadcast): When a cache writes to a shared data item, it broadcasts the new data to all other caches so they can update their copies.

#### 2. Directory-Based Protocols:

- A centralized directory maintains information about which caches are currently holding copies of each data block.
- When a processor wants to read or write a shared data item, it consults the directory to find out which caches have copies.
- The directory then sends messages to the appropriate caches to invalidate or update their copies, as needed.

#### 3. Cache Locking:

- Provides exclusive access to a cache line, preventing other processors from accessing it until it is unlocked.
- This can be implemented in hardware or software.

#### 4. Non-Cacheable Memory:

 Certain memory regions can be designated as noncacheable, ensuring that all processors access the most up-to-date data in main memory.

Okay, let's explain cache memory operation using multilevel cache organization.

# Q8) a) Explain cache memory operation using multilevel cache organization. [8]

#### Answer:

## Cache Memory:

- Cache memory is a small, fast memory that stores frequently accessed data to speed up retrieval.
- o It sits between the CPU and main memory.

## • Multilevel Cache Organization:

- To further improve performance, cache memory is often organized into multiple levels (L1, L2, L3, etc.).
- o Each level has different characteristics in terms of speed, size, and cost.

#### Levels of Cache:

#### L1 Cache (Level 1):

- The fastest and smallest cache, located closest to the CPU.
- Often divided into L1 instruction cache (I-cache) and L1 data cache (D-cache).
- Reduces the average time to access instructions and data.

#### L2 Cache (Level 2):

- Larger and slower than L1 cache.
- Can be unified (holds both instructions and data) or separate.
- Serves as a backup for L1 cache, storing data that is less frequently accessed.

# L3 Cache (Level 3):

- Even larger and slower than L2 cache.
- Typically shared by all CPU cores in a multicore processor.
- Provides another level of backup for L2 cache.

#### • Cache Operation:

- o When the CPU needs to access data, it first checks the L1 cache.
- o If the data is found in L1 cache (cache hit), it is retrieved quickly.
- If the data is not found in L1 cache (cache miss), the CPU checks the L2 cache.
- o If found in L2, it's retrieved and also copied to L1.
- This process continues up the cache hierarchy (L3, and then main memory if necessary).
- Data retrieved from a lower level is copied to the higher levels, exploiting temporal locality (recently accessed data is likely to be accessed again).

#### Benefits:

- o Reduces average memory access time.
- Improves CPU performance.
- o Hides the latency of main memory.

# Q8) b) Explain with a neat diagram Signals used to Connect Memory to Processor. [9]

#### **Answer:**

# **Signals Used to Connect Memory to Processor**

The connection between the memory and the processor is typically facilitated by a system bus, which consists of three main groups of signals:

#### Address Bus:

- Carries the memory address from the processor to the memory.
- It is unidirectional (processor to memory) because the processor specifies the memory location to be accessed.
- The width of the address bus determines the maximum amount of memory the processor can address.

#### Data Bus:

- Carries the actual data being read from or written to memory.
- It is bidirectional because data can flow in both directions (processor to memory for write, and memory to processor for read).

•

 The width of the data bus determines how many bits of data can be transferred at a time.

#### Control Bus:

- Carries control signals that coordinate and synchronize memory operations.
- o Control signals are both unidirectional and bidirectional.
- Examples of control signals include:
  - **Read (RD or RD):** A signal from the processor to memory indicating a read operation.
  - Write (WR or WR): A signal from the processor to memory indicating a write operation.
  - Memory Request (MREQ): A signal indicating that a memory operation is in progress.
  - Memory Function Completed (MFC): A signal from memory to the processor indicating that the memory operation is complete.
  - Other control signals may include bus request, bus grant, and interrupt signals.

#### **Diagram Description:**

To draw a neat diagram, you should include the following components and connections:

- 1. **Processor:** Represent the CPU as a rectangular block.
- 2. **Memory:** Represent the memory unit as another rectangular block.
- 3. **Address Bus:** Draw a set of parallel lines (the number of lines indicates the bus width, e.g., 16, 32) connecting the processor to the memory, with an arrow indicating the unidirectional flow from processor to memory. Label it "Address Bus."
- 4. **Data Bus:** Draw another set of parallel lines connecting the processor to the memory, with arrows indicating the bidirectional flow. Label it "Data Bus."
- 5. **Control Bus:** Draw a set of lines connecting the processor to the memory, with arrows indicating the direction of each control signal (some signals go from processor to memory, others from memory to processor, and some might be bidirectional). Label it "Control Bus" and label individual control signals like "READ," "WRITE," "MREQ," and "MFC."

By following this description, you can create a clear and informative diagram illustrating the signals used to connect memory to a processor.

Okay, I'll provide the answers to Q7 from the May/June 2023 paper in notes format.

# Q7) a) What are the different algorithms and techniques used in managing cache structure? [9]

#### Answer:

## Cache Replacement Algorithms:

- When the cache is full and a new block needs to be brought in, a replacement algorithm decides which existing block to evict.
- Least Recently Used (LRU): Evicts the block that has been least recently accessed.
- o **First-In, First-Out (FIFO):** Evicts the oldest block in the cache.
- Least Frequently Used (LFU): Evicts the block that has been accessed the fewest times.
- o Random Replacement: Evicts a randomly chosen block.

#### Cache Mapping Techniques:

- o Determine how memory blocks are mapped to cache lines.
- o **Direct Mapping:** Each memory block maps to a specific cache line.
- o **Associative Mapping:** A memory block can be placed in any cache line.
- Set-Associative Mapping: A compromise between direct and associative mapping, where the cache is divided into sets, and a block can be placed in any line within a set.

#### Cache Write Policies:

- Handle how writes to the cache are managed.
- Write-Through: Writes are made to both the cache and main memory simultaneously.
- Write-Back: Writes are made only to the cache, and the modified cache block is written back to main memory when it is evicted.

#### b) What is meant by a Principle of Locality. [9]

#### Answer:

Principle of Locality:

- The principle of locality states that computer programs tend to access a relatively small portion of the memory address space at any given time.
- o This principle is crucial for the effectiveness of cache memory.

# Types of Locality:

- Temporal Locality: If a memory location is accessed once, it is likely to be accessed again in the near future.
- Spatial Locality: If a memory location is accessed, memory locations near it are likely to be accessed soon.

Okay, let's provide the answers to Q8 from the May/June 2023 paper.

# Q8) a) Draw & explain memory hierarchy. [8]

#### **Answer:**

## Memory Hierarchy:

- A memory hierarchy is a structure that uses a combination of different memory types to provide a good balance of speed, cost, and capacity.
- It is organized in levels, with faster, smaller, and more expensive memory at the top and slower, larger, and less expensive memory at the bottom.

# Levels of Memory Hierarchy (Typical):

o **CPU Registers:** Fastest and smallest storage within the CPU.

#### Cache Memory:

- L1 Cache: Very fast, small, and close to the CPU.
- L2 Cache: Faster and smaller than main memory, can be on or offchip.
- L3 Cache: (Sometimes present) Larger and slower than L2, often shared by multiple cores.
- Main Memory (RAM): The primary memory of the computer.

#### Secondary Storage:

- Hard Disk Drives (HDDs)
- Solid State Drives (SSDs)
- Tertiary Storage: (Less common)
  - Magnetic Tape

#### Optical Disks

# Diagram:

```
<!-- end list -->

CPU Registers (Fastest, Smallest, Most Expensive)

^
|
Cache Memory (L1, L2, L3...)

^
|
Main Memory (RAM)

^
|
Secondary Storage (HDD, SSD)

^
|
```

Tertiary Storage (Tape, Optical Disk) (Slowest, Largest, Least Expensive)

# Explanation:

- o The CPU accesses data from the top level (registers) first.
- o If the data is not found, it moves down the hierarchy to the next level.
- When data is accessed from a lower level, it is copied to the higher levels (caching) to speed up future accesses (principle of locality).
- This hierarchy exploits the principles of temporal and spatial locality to improve overall system performance.

# b) Explain the memory write cycle with help of suitable timing diagram. [8]

#### **Answer:**

#### Memory Write Cycle:

 The memory write cycle is the sequence of events that occurs when the CPU stores data into a specific memory location.

## • Steps in a Memory Write Cycle:

- 1. **Address Placement:** The CPU places the address of the memory location where data is to be written on the address bus.
- 2. **Data Placement:** The CPU places the data to be written on the data bus.
- 3. **Write Enable:** The CPU activates the write control signal (often denoted as overlineWR or WRITE) to signal the memory to perform a write operation.
- 4. **Memory Write Operation:** The memory unit receives the address, data, and write signal and stores the data at the specified address.
- 5. Write Disable: The CPU deactivates the write control signal.
- 6. **Address and Data Removal:** The CPU removes the address and data from the address and data buses.
  - Timing Diagram:

| :! end list>                 |
|------------------------------|
| Signal  > Time               |
|                              |
| Address Bus  Address         |
| Valid Invalid                |
|                              |
| Data Bus  Data               |
| Valid Invalid                |
|                              |
| WRITE (Control)              |
| Active (Low) Inactive (High) |
|                              |

#### Explanation of the Timing Diagram:

- Address Bus: The CPU places the address on the address bus, making it valid. It remains valid for the duration of the cycle.
- Data Bus: The CPU places the data to be written on the data bus, making it valid. It also remains valid during the write operation.

 WRITE (Control Signal): The WRITE signal is activated (typically goes low) to indicate the start of the write operation and is deactivated (goes high) to indicate the end.

This timing diagram illustrates the necessary signals and their timing relationships for a memory write operation.